From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: (qmail 14034 invoked by alias); 13 Aug 2014 14:10:49 -0000 Mailing-List: contact gdb-patches-help@sourceware.org; run by ezmlm Precedence: bulk List-Id: List-Subscribe: List-Archive: List-Post: List-Help: , Sender: gdb-patches-owner@sourceware.org Received: (qmail 13959 invoked by uid 89); 13 Aug 2014 14:10:49 -0000 Authentication-Results: sourceware.org; auth=none X-Virus-Found: No X-Spam-SWARE-Status: No, score=-2.1 required=5.0 tests=AWL,BAYES_00,RCVD_IN_DNSWL_LOW,SPF_PASS autolearn=ham version=3.3.2 X-HELO: mail-ig0-f180.google.com Received: from mail-ig0-f180.google.com (HELO mail-ig0-f180.google.com) (209.85.213.180) by sourceware.org (qpsmtpd/0.93/v0.84-503-g423c35a) with (AES128-SHA encrypted) ESMTPS; Wed, 13 Aug 2014 14:10:47 +0000 Received: by mail-ig0-f180.google.com with SMTP id l13so1803806iga.13 for ; Wed, 13 Aug 2014 07:10:45 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20130820; h=x-gm-message-state:mime-version:in-reply-to:references:date :message-id:subject:from:to:cc:content-type; bh=WY6NLngWN7NPwD1VnmXUtwLnBLEXM+Kc9FlJNXR2OgQ=; b=S05N6sO6X4xx/Y75SekzpUNxn7ADKr217ugDbppqnRWbZFaH2EUzCks5PvIODpdQRh W1VIswYFXmH4bBwiqs9smOZBe+Qw3PiRfqERcohvkc7FLKqo/WmZJcuVG+FFzWM+LE1G pYXNONO35DGK7M8AEewHGgMQuPvCTvB4xnyq5UXz1LXtMFQ6uvLkq1phjenQE3U1wMCT r/qr2/LwiBltPQwf7ArEEH3MNdWoMJyqqDjp655wTUqSXym36sSaii77S4tw+1epOaZN njH3PSLQ37hJ1MQui4hc/rbmiOpJtA5PiToPQ0yPOrom4FGZcME71W67+fFCpcZS+LjZ +q9g== X-Gm-Message-State: ALoCoQkiu+yYCFHx1mzYIZqCxQ/2s+Art/o9L9jQhUd8AV0fOo6UnlvbxA63ig9LKmduuv00WCsm MIME-Version: 1.0 X-Received: by 10.43.57.203 with SMTP id wh11mr5031399icb.54.1407939045494; Wed, 13 Aug 2014 07:10:45 -0700 (PDT) Received: by 10.64.142.116 with HTTP; Wed, 13 Aug 2014 07:10:45 -0700 (PDT) In-Reply-To: <1407935535-27978-5-git-send-email-omair.javaid@linaro.org> References: <1407935535-27978-1-git-send-email-omair.javaid@linaro.org> <1407935535-27978-5-git-send-email-omair.javaid@linaro.org> Date: Wed, 13 Aug 2014 14:10:00 -0000 Message-ID: Subject: Re: [PATCH v3 4/6] Implement support for recording extension register ld/st insn From: Will Newton To: Omair Javaid Cc: "gdb-patches@sourceware.org" , Patch Tracking Content-Type: text/plain; charset=UTF-8 X-IsSubscribed: yes X-SW-Source: 2014-08/txt/msg00236.txt.bz2 On 13 August 2014 14:12, Omair Javaid wrote: > gdb: > > 2014-08-13 Omair Javaid > > * arm-tdep.c (arm_record_asimd_vfp_coproc): Updated. > (arm_record_exreg_ld_st_insn): Added record handler for ex-register > load/store instructions. > > --- > gdb/arm-tdep.c | 167 ++++++++++++++++++++++++++++++++++++++++++++++++++++++++- > 1 file changed, 165 insertions(+), 2 deletions(-) > > diff --git a/gdb/arm-tdep.c b/gdb/arm-tdep.c > index d003619..315b5b0 100644 > --- a/gdb/arm-tdep.c > +++ b/gdb/arm-tdep.c > @@ -11990,6 +11990,169 @@ arm_record_unsupported_insn (insn_decode_record *arm_insn_r) > return -1; > } > > +/* Record handler for extension register load/store instructions. */ > + > +static int > +arm_record_exreg_ld_st_insn (insn_decode_record *arm_insn_r) > +{ > + uint32_t opcode, single_reg; > + uint8_t op_vldm_vstm; > + uint32_t record_buf[8], record_buf_mem[128]; > + ULONGEST u_regval = 0; > + > + struct regcache *reg_cache = arm_insn_r->regcache; > + const int num_regs = gdbarch_num_regs (arm_insn_r->gdbarch); > + > + opcode = bits (arm_insn_r->arm_insn, 20, 24); > + single_reg = bit (arm_insn_r->arm_insn, 8); > + op_vldm_vstm = opcode & 0x1b; > + > + /* Handle VMOV instructions. */ > + if ((opcode & 0x1e) == 0x04) > + { > + if (bit (arm_insn_r->arm_insn, 4)) > + { > + record_buf[0] = bits (arm_insn_r->arm_insn, 12, 15); > + record_buf[1] = bits (arm_insn_r->arm_insn, 16, 19); > + arm_insn_r->reg_rec_count = 2; > + } > + else > + { > + uint8_t reg_m = (bits (arm_insn_r->arm_insn, 0, 3) << 1) > + | bit (arm_insn_r->arm_insn, 5); > + > + if (!single_reg) > + { > + record_buf[0] = num_regs + reg_m; > + record_buf[1] = num_regs + reg_m + 1; > + arm_insn_r->reg_rec_count = 2; > + } > + else > + { > + record_buf[0] = reg_m + ARM_D0_REGNUM; > + arm_insn_r->reg_rec_count = 1; > + } > + } > + } > + /* Handle VSTM and VPUSH instructions. */ > + else if (op_vldm_vstm == 0x08 || op_vldm_vstm == 0x0a > + || op_vldm_vstm == 0x12) > + { > + uint32_t start_address, reg_rn, imm_off32, imm_off8, memory_count; > + uint32_t memory_index = 0; > + > + reg_rn = bits (arm_insn_r->arm_insn, 16, 19); > + regcache_raw_read_unsigned (reg_cache, reg_rn, &u_regval); > + imm_off8 = bits (arm_insn_r->arm_insn, 0, 7); > + imm_off32 = imm_off8 << 24; > + memory_count = imm_off8; > + > + if (bit (arm_insn_r->arm_insn, 23)) > + start_address = u_regval; > + else > + start_address = u_regval - imm_off32; > + > + if (bit (arm_insn_r->arm_insn, 21)) > + { > + record_buf[0] = reg_rn; > + arm_insn_r->reg_rec_count = 1; > + } > + > + while (memory_count) > + { > + if (!single_reg) > + { > + record_buf_mem[memory_index] = start_address; > + record_buf_mem[memory_index + 1] = 4; > + start_address = start_address + 4; > + memory_index = memory_index + 2; > + } > + else > + { > + record_buf_mem[memory_index] = start_address; > + record_buf_mem[memory_index + 1] = 4; > + record_buf_mem[memory_index + 2] = start_address + 4; > + record_buf_mem[memory_index + 3] = 4; > + start_address = start_address + 8; > + memory_index = memory_index + 4; > + } > + memory_count--; > + } > + } > + /* Handle VLDM instructions. */ > + else if (op_vldm_vstm == 0x09 || op_vldm_vstm == 0x0b > + || op_vldm_vstm == 0x13) > + { > + uint32_t reg_count, reg_vd; > + uint32_t reg_index = 0; > + > + reg_vd = bits (arm_insn_r->arm_insn, 12, 15); > + reg_count = bits (arm_insn_r->arm_insn, 0, 7); > + > + if (single_reg) > + reg_vd = reg_vd | (bit (arm_insn_r->arm_insn, 0) << 4); > + else > + reg_vd = (reg_vd << 1) | bit (arm_insn_r->arm_insn, 0); > + > + if (bit (arm_insn_r->arm_insn, 21)) > + record_buf[reg_index++] = bits (arm_insn_r->arm_insn, 16, 19); > + > + while (reg_count) > + { > + if (single_reg) > + record_buf[reg_index++] = num_regs + reg_vd + reg_count - 1; > + else > + record_buf[reg_index++] = ARM_D0_REGNUM + reg_vd + reg_count - 1; > + > + reg_count--; > + } > + } > + /* VSTR Vector store register. */ > + else if ((opcode & 0x13) == 0x10) > + { > + uint32_t start_address, reg_rn, imm_off32, imm_off8, memory_count; > + uint32_t memory_index = 0; > + > + reg_rn = bits (arm_insn_r->arm_insn, 16, 19); > + regcache_raw_read_unsigned (reg_cache, reg_rn, &u_regval); > + imm_off8 = bits (arm_insn_r->arm_insn, 0, 7); > + imm_off32 = imm_off8 << 24; > + memory_count = imm_off8; > + > + if (bit (arm_insn_r->arm_insn, 23)) > + start_address = u_regval + imm_off32; > + else > + start_address = u_regval - imm_off32; > + > + if (single_reg) > + { > + record_buf_mem[memory_index] = start_address; > + record_buf_mem[memory_index + 1] = 4; > + } > + else > + { > + record_buf_mem[memory_index] = start_address; > + record_buf_mem[memory_index + 1] = 4; > + record_buf_mem[memory_index + 2] = start_address + 4; > + record_buf_mem[memory_index + 3] = 4; > + } > + } > + /* VLDR Vector load register. */ > + else if ((opcode & 0x13) == 0x11) > + { > + uint8_t single_reg = 0; > + uint8_t special_case; Is there some missing code here? Should there be a TODO comment? > + > + record_buf[0] = 0; > + record_buf[1] = 0; > + arm_insn_r->reg_rec_count = 2; > + } > + > + REG_ALLOC (arm_insn_r->arm_regs, arm_insn_r->reg_rec_count, record_buf); > + MEM_ALLOC (arm_insn_r->arm_mems, arm_insn_r->mem_rec_count, record_buf_mem); > + return 0; > +} > + > /* Record handler for arm/thumb mode VFP data processing instructions. */ > > static int > @@ -12218,11 +12381,11 @@ arm_record_asimd_vfp_coproc (insn_decode_record *arm_insn_r) > { > /* Handle extension register ld/st instructions. */ > if (!(op1 & 0x20)) > - return arm_record_unsupported_insn (arm_insn_r); > + return arm_record_exreg_ld_st_insn (arm_insn_r); > > /* 64-bit transfers between arm core and extension registers. */ > if ((op1 & 0x3e) == 0x04) > - return arm_record_unsupported_insn (arm_insn_r); > + return arm_record_exreg_ld_st_insn (arm_insn_r); > } > else > { > -- > 1.9.1 > -- Will Newton Toolchain Working Group, Linaro